Skip to content
New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

Solve naming conflict with Yosys #3673

Open
wants to merge 1 commit into
base: master
Choose a base branch
from

Conversation

leviathanch
Copy link
Contributor

Yosys and other synthesis tools already have internal ALU blocks which collide with a module named ALU

Yosys and other synthesis tools already have internal ALU blocks which
collide with a module named ALU
Copy link

CLA Missing ID CLA Not Signed

@jerryz123
Copy link
Contributor

@leviathanch you need to amend that commit to include a email that is associated with your Github account, such that the EasyCLA can work.

@jackkoenig
Copy link
Contributor

I think this change is pragmatic, but tools like Yosys really should handle collisions with user-defined modules in ways that don't require you to rename your module.

@jackkoenig
Copy link
Contributor

The real bug is the lack of packages/namespaces in Verilog though...

Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment
Labels
None yet
Projects
None yet
Development

Successfully merging this pull request may close these issues.

3 participants